#### What Are Constraints?



Constraints provide specifications that the design must meet through optimization.

### Typical examples of constraints are:

- Clock constraints
- External constraints
- Power constraints
- Net Delay constraints
- Environmental constraints
- Design rules for manufacturing

#### **Constraint Formats**

The Standard Design Constraints (SDC) format is the standard for writing constraints in the industry. STA tools also have their own style of writing constraints, which conform to Tcl syntax.

#### **SDC Format Equivalence**

As you look at examples of constraints, you might notice slight differences in format.

The following list shows the three equivalent ways to create SDC constraints:

- Manually written constraint
   create\_clock -period 100 -waveform {0 50} clk
- Generated constraints from other tools:

```
create_clock -period 100 -waveform {0 50} [get_ports {clk}]
create_clock -period 100.000000 -waveform {0.000000 50.000000} [get_ports {clk}]
```

All three of the above formats are functionally equivalent. Some tools might prefer one way to another

- Manually written constraint
   create\_clock -period 100 -waveform {0 50} clk
- Generated constraints from other tools:

```
create_clock -period 100 -waveform {0 50} [get_ports {clk}]
create_clock -period 100.000000 -waveform {0.000000 50.000000} [get_ports {clk}]
```

#### **Common SDC Constraints**

#### Operating conditions

set\_operating\_conditions

#### Wire-load models

- set wire load mode
- set\_wire\_load\_model
- set\_wire\_load\_selection\_group

#### Environmental

- set\_drive
- set\_driving\_cell
- set\_load
- set\_fanout\_load
- set\_input\_transition
- set\_port\_fanout\_number

#### Design rules

- set\_max\_capacitance
- set\_max\_fanout
- set max transition

#### Timing

- create clock
- create\_generated\_clock
- set\_clock\_latency
- set clock transition
- set\_disable\_timing
- set\_propagated\_clock
- set\_clock\_uncertainty
- set\_input\_delay
- set\_output\_delay

#### Exceptions

- set\_false\_path
- set max delay
- set\_multicycle\_path

#### Power

- set\_max\_dynamic\_power
- set\_max\_leakage\_power

# **Design Objects**

| Object           | Command                          | Description                                                                                 |
|------------------|----------------------------------|---------------------------------------------------------------------------------------------|
| Design           | current_design                   | Design is a container for cells or is the entire circuit.                                   |
| Cell or<br>Block | get_cells                        | Cell is an instance of a design or is a library component.                                  |
| Port             | get_ports all_inputs all_outputs | A port is a signal entry point or exit point to a design.                                   |
| Pin              | get_pins                         | A pin is a hierarchical port of a design, port of an instance, or a port of a library cell. |
| Clock            | get_clocks<br>all_clocks         | A clock is a port or a pin that drives sequential cells.                                    |
| Net              | get_nets                         | A net is an interconnect between cell pins and design ports.                                |

You apply certain constraints to design objects to affect different parts of the design.

The table shows several design objects and the commands to get a list of these objects.



#### Design Rule Constraints



Design rule checks (DRC) are checks that must be met before the foundry can manufacture the design. The constraints for DRC checks are simply known as design rule constraints.

The chosen manufacturer's technology or process determine the checks.

DRC checks such as max\_capacitance and max\_transition are part of the library supplied by the foundry.

Design rule constraints can be applied at the design level.

- You cannot relax these constraints, because they are supplied by the foundry to meet certain specifications.
- A more restrictive setting can be applied to specific pins, if you choose.

The following commands set these design rule constraints in SDC:

- set\_max\_capacitance <design | output pins>
- set\_max\_fanout <design | output pins>
- set\_max\_transition <design | input pins>

# **Setting Operating Conditions**



To switch between the operating conditions use:

set\_operating\_conditions

Operating conditions are applied at the design level. Nowadays, the technology library is created for a specific set of operating conditions. Thus, specifying the library is probably sufficient.

```
set_operating_conditions -name
"WCCOM" -library "slowtech"
```

The timing analysis tool resets itself when you switch between operating conditions, and creates different timing data based on the new library information.





# Setting Wire-Load Mode: Top



The wire-load mode is applied at the design level.

 You can choose top, enclosed, or segmented modes.

In *top* mode, all the net delays are based on the entire design area.

If the default wire-load model in the library are based on a zero WLM, all the net delays will be 0. This approach is used in synthesis to check constraint sanity.



In **top** mode, all the nets in the design use the *Large wlm* model.

### Setting Wire-Load Mode: Enclosed



To set the wire-load mode to enclosed, use:

set wire load mode enclosed

In *enclosed* mode, net delays are based on different block sizes, rather than on the entire design area.

In this illustration, the wire-load models for the blocks are chosen automatically from the library as follows:

- Nets enclosed in Design, use Large\_wlm.
- Nets enclosed in BlockB, use Avg\_wlm.
- Nets enclosed in BlockA and BlockC, use Small\_wlm.



#### In **enclosed** mode:

Net1 uses Avg\_wlm Net2 uses Large\_wlm Net3 uses Small\_wlm

# Setting Wire-Load Mode: Segmented



To set the wire-load mode to segmented, use:

set wire load mode segmented

In segmented mode, the tool adds the delays from each net segment to get the total net delay. In this illustration, the wire-load models for the blocks are chosen automatically from the library as follows:

- Nets segments in Design, use Large\_wlm.
- Nets segments in BlockB, use Avg\_wlm.
- Nets segments in BlockA and BlockC, use Small\_wlm.



#### In segmented mode:

Segment of Net1 in BlockA uses Small\_wlm

Segment of Net1 in BlockB uses Avg\_wlm

All of Net3 uses Small wlm

BlockA/Net2 uses Small\_wlm

BlockB/Net2 uses Avg\_wlm

Design/Net2 uses Large\_wlm

BlockC/Net2 uses Small wlm

### **Setting Wire-Load Models**



Wire-load models are applied at the block or design level. The STA tool automatically chooses the default wire-load model (WLM) from the library to determine the net delays.

Use these set\_wire\_load\_model commands for the design example on the right, chosen based on the size of the block.

- set\_wire\_load\_model -name Large\_wlm {Design}
- set\_wire\_load\_model -name Avg\_wlm [get\_cell {BlockB}]
- set\_wire\_load\_model -name Small\_wlm [get\_cell {BlockA BlockC}]



# Setting Environmental Constraints



The environment of the chip has an influence on chip performance. Environmental constraints are applied at the port level.

You need to model the environment in terms of constraints:



### Setting the Driving Cell



Use the set driving cell command to define the cell that drives the input port.

The input drive of a pin is the strength of incoming signal, or its capacity to drive the input and its fanout.



## Setting Output Load



The set load command lets you define the net capacitance load that the output pin "sees."

```
set_load -pin_load 0.2 [get_ports {decalf_hdrmem_ld}]
```

The load of the output port is the amount of capacitance that the port has to drive. It is the total capacitance as seen by the output port. If multiple pins are driven by the output port, then it is a summation of all the capacitances of individual endpoints.



### Setting Input Delay



Use the set\_input\_delay command to set the arrival time on a port relative to a clock.

set input delay delay [-clock clock] [-add delay] port pin list

```
set input delay 4.3 -rise -clock CLK2 {IN2}
```

The command in the example implies that the input signal arrives at the *IN2* port, 4.3 ns after the active edge of the *CLK2* clock.



# Setting the Input Delay on Ports with Multiple Clock Relationships

Use -add\_delay to capture multiclock delay relationships.

```
set_input_delay 2.7 -clock CLK1 -add_delay { IN1 }
set_input_delay 4.2 -clock CLK2 -add_delay { IN1 }
```

The command in this multiclock example specifies an input delay for IN1, of 2.7 ns relative to CLK1 clock, and 4.2 ns relative to CLK2.



### **Setting Output Delay**



Use the set output delay command to set the output path delay values for the design.

```
set_output_delay delay [-clock clock][-add_delay] port_pin_list
```

```
set output delay 5 -rise -clock clk { d1 }
```

The command in the example sets an expected output delay, of **5** ns relative to clock *clk*.



### Creating a Clock



To define an clock signal and specifies the ports or pins that are connected to the clock, use:

```
create_clock -name -period -waveform {rising_edge falling_edge} \
     create_clock -name -period -waveform {rising_edge falling_edge} \
```

10

15



```
create_clock -name "clock1" -period 10 -
   waveform {0.0 5.0} {PHI1}

create_clock -name "clock2" -period 20 -
   waveform {0.0 10.0} {clkgen1/Z clkgen2/Z
   clkgen3/Z}
```

20

25

# **Setting Clock Transition**



Clock transition is also known as clock slew. It is set on an ideal clock using the set\_clock\_transition command.

```
set_clock_transition [-rise] [-fall] [-min] [-max] \
  transition_value clock_list
```

```
set_clock_transition 0.38 -rise [get_clocks clk1]
set_clock_transition 0.25 -fall [get_clocks clk1]
```



### **Setting Clock Uncertainty**



Use the set\_clock\_uncertainty command to account for additional margin for setup and hold.

```
set_clock_uncertainty [-from from_clock] [-to to_clock] [-rise] [-fall] \
  [-setup] [-hold] uncertainty [clock_objects]
```

```
create_clock -name CLK1 -period 10 -waveform { 0 4} [get_ports CLK1]
set_clock_uncertainty -setup 0.65 [get_clocks CLK1]
set_clock_uncertainty -hold 0.45 [get_clocks CLK1]
```

The above commands specify a setup uncertainty of 0.65 ns, and a hold uncertainty of 0.45 ns on the CLK1 clock.



## **Setting Clock Latency**



Use the set\_clock\_latency command to define clock latency.

```
set_clock_latency [rise] [fall][-min] [max]
  [source] [late][early] delay object_list
```

In addition to clock slew and clock uncertainty, *clock latency* is set on the clock port to account for the delays in the clock signal from the clock definition point to a register clock pin.

#### Example

```
set_clock_latency 1.2 rise [get_clocks CLK1]
set_clock_latency 0.9 fall [get_clocks CLK1]
```



### Setting Clock Latency: Hold and Setup

Use -early, and -late clock latency settings for hold and setup checks respectively.

```
set_clock_latency 0.8 -source -early [get_clocks CLK1]
set_clock_latency 0.9 -source -late [get_clocks CLK1]
```

The example commands above define a *clock source latency* of 0.8 for hold and 0.9 for setup.

